# DSTATCOM Control using 2-HCC and 3-HCC under Transient Conditions

## K.Srinivas<sup>1</sup>, S S Tulasi Ram<sup>2</sup>

<sup>1</sup>Asst.Professor, Dept of EEE, JNTUH CEJ, Karimnagar, Telangana, India <sup>2</sup>Professor, Dept of EEE, JNTUH CE, Kukatpally, Hyderabad, Telangana, India

**Abstract:** - This paper presents the DSTATCOM topology for compensation of AC and DC loads. The DC loads are supplied through inverter DC link due to these loads capacitor voltages will get distorted. In this the algorithm instantaneous symmetrical components used to extract positive sequence of supply voltage to generate reference compensator currents under unbalance and non stiff supply voltages. Its state space model is presented and state matrix components have been developed considering unbalance non stiff source. The voltage source inverter has operated in current controlled mode, switching pulses for the filter have been developed using two level and three level hysteresis controller. Examined the proposed theory under transient conditions using two level and three level Hysteresis Current Controller (HCC). It is observed in the three level hysteresis controller voltages are less under transient conditions. This is because of in three level hysteresis controller, inverter switching strategies uses inverter zero output condition. The simulations have done in MAT LAB to validate the proposed ideas.

**Keywords:** - Active power filter, AC loads, Non linear Loads, Distribution static compensator, Theory of Instantaneous symmetrical components.

## I. INTRODUCTION

In the last few decades, the revolt of using power electronics devises has increased very a large amount. The extensive use of power electronics based loads causes power pollution rigorously effecting in distribution systems, especially in single phase load are tapped from three phase four wire distribution systems. Because of these uneven power distributions, clean power supply to customers has challenge for power engineers. Active power filters have been developed to solve some of power quality problem which are current harmonics, low power factor and unbalanced load ect. [1-2] one of the main sections of active power filter (APF) is the voltage source inverter (VSI), operated in current controlled mode [3]. The shunt connected custom power device called the distribution static compensator (DSTATCOM), injects harmonic currents equal but opposite magnitude at a point where source, load and filter has connected called the point of common coupling (PCC) so that harmonic filtering, power factor correction, and load balancing can be achieved [4]. The operation of VSI is supported by a dc storage capacitor with proper dc voltage across the VSI (whose DC value is maintained constant) [5-6]. Control methods of the active power filter is an important criterion. There are large numbers of control methods are available to operated active power filters for compensation of unbalance and non linear loads. The synchronous detection method to compensate loads, under unbalanced and balanced source voltage conditions but three phase voltage synchronization for each scheme of compensation is essential [6]. Equal resistance method is not possible for three phase three wire system with compensation target for the supply currents to in proportion and phase with their respective supply voltages. The three phase synchronization makes the control circuit complicated when the supply voltages are unbalanced. Control algorithm based on the pg theory is most accepted, also known as instantaneous reactive power theory [7]. Since the algorithm aims to compensate the total instantaneous reactive power of the load but the supply current is unbalanced and distorted even after compensation. The instantaneous active and reactive power can be computed in terms of transformed voltage and current signals [8]. From the instantaneous active and reactive powers theory, harmonic active and reactive powers are extracted using low pass and high pass filters. From harmonic active and reactive powers using reverse alpha and beta transformation, compensating commands in terms of either current or voltages are derived. However to satisfy the constraints of supplying constant active from the source at unbalanced voltages the compensated currents are distorted [9]. This is not desirable characteristic of the algorithm. The algorithm works very well if we can find positive sequence voltages for unbalance supply voltages and substitute these voltages in control algorithm based on the instantaneous symmetrical components theory both under stiff and non stiff sources [10-11].

## II. NEUTRAL CLAMPED INVERTER TOPOLOGY

There are various voltage source inverter are presented eminent researchers, but among those the neutral clamped inverter topology has gained considerable attention to load balancing, harmonics reduction and power factor correction. A three phase four wire neutral clamed inverter circuit has shown in Fig. 2.1. It is well published in [12-14]. In this circuit the junction (n') of the two capacitors is connected to the neutral of the load and source. A path for zero sequence current flows through this neutral wire. Therefore the three injected currents of voltage source inverter can be independently controlled. In this configuration there is no isolation transformer and each leg of the VSI is connected to the point of common coupling through an interface inductor with small resistance which is equivalent inductor resistance.



Fig. 2.1 Neutral clamped inverter topology

The topology consists of six switches and there are no isolation transformers. The problem of saturation due to dc current does not arise due to absence of transformers. This topology employs two dc storage capacitors ( $C_1$  and  $C_2$ ) of same rating. The topology provides the independent tracking of the three reference currents and compensates the zero sequence load current. However it has serious disadvantage that due dc component of load current the voltages of the capacitors do not remain constant shown in [15-16]. Because of the unequal leakage currents, unequal delay in the semiconductor switch, asymmetric charging of the capacitors during transient conditions, the state space model will be developed. This model will be used for ac load compensation, which may be unbalanced and contain harmonics. To equate the unequal capacitor voltage PI controller will be used, explained in the following section.

## III. EXTRACTION OF REFERENCE COMPENSATOR CURRENTS UNDER NON STIFF AND UNBALANCED SOURCE VOLTAGES

A three phase, four wire compensated system [15] is shown in Fig.1. The three phase load considered is unbalanced and non linear, the three phase supply voltages and currents also considered unbalanced [16-17]. The compensator , linear and non linear loads are connected at a point called the point of common coupling (PCC), accordingly the compensator has to inject currents in to the line equal and opposite to load currents, then the source currents are free harmonics. The compensator is considered is idle and it is comprised of idle three phase voltage source inverter [18-19].

The basic scheme is shown in Fig. 3.1. In this scheme the compensator is represented by current sources. The aim of the scheme is to generate the three reference current waveforms for  $i_{fa}$ ,  $i_{fb}$  and  $i_{fc}$ , denoted by  $i_{fa}^*$ ,  $i_{fb}^*$ , and  $i_{fc}^*$ , respectively, from the measurements of source voltages and load currents such that the supply sees a balanced load. No assumption on the nature of the load is required. The compensator will produce desired results as long as its bandwidth is sufficient to follow the fluctuations in the load. The reference currents are generated using the theory of the instantaneous symmetrical components.

Let any three phase instantaneous currents be defined by,  $i_{fb}$ ,  $i_{fc}$  and . The power invariant instantaneous

symmetrical components are then defined by.



Fig.3.1 Line diagram of 3-phase, 4-wire compensated system

#### 3.1 Definition of Instantaneous Symmetrical Components

A three phase four wire compensated system as shown in Fig. 3.1. In the system all the three phases are connected with unbalanced non linear loads, power fed to these loads from the source is also unbalanced and distorted in all the three phases. To compensate this unbalanced non linear loads under defined conditions a shunt active power filter have been connected which is shown as an ideal current source [12-14].

Let the unbalanced and distorted supply voltages can be represented as

$$V_{sa}(t) = \sum_{n=1}^{k} V_{man} \sin(nwt + \varphi_{vsn})$$

$$V_{sb}(t) = \sum_{n=1}^{k} V_{mbn} \sin(nwt + \varphi_{vsn})$$

$$V_{sc}(t) = \sum_{n=1}^{k} V_{mcn} \sin(nwt + \varphi_{vsn})$$
(1)

In Eqn. (1)  $n \overline{h}$  subscript's' stands for supply, a,b,c stands for three phase notation, m- is maximum or peak value of supply voltage and n- for harmonic number. K-for upper harmonics responsible for voltage distortion,

 $\varphi_{vsn}$  stands for phase angle of nth harmonics in voltage.

Instantaneous values of the zero sequence  $\lambda_a^0(t)$ , positive sequence  $\lambda_a^1(t)$  and negative sequence  $\lambda_a^2(t)$  components have been extracted using instantaneous symmetrical components theory.

$$\begin{vmatrix} \lambda_a^0(t) \\ \lambda_a^1(t) \\ \lambda_a^2(t) \end{vmatrix} = \frac{1}{3} \begin{pmatrix} 1 & 1 & 1 \\ 1 & a & a^2 \\ 1 & a^2 & a \end{pmatrix} \begin{bmatrix} \lambda_a(t) \\ \lambda_b(t) \\ \lambda_c(t) \end{bmatrix}$$
(2)

Where variables  $\lambda_a$ ,  $\lambda_b$  and  $\lambda_c$  denote the instantaneous values of three phase voltages or currents quantities in all the three phases a, b and c respectively. The term 'a' is a complex operator which is equal to  $e^{\frac{j2\pi}{3}}$ . The zero sequence, positive sequence and negative sequence voltages can be calculated as follows.

$$V_{sa}^{012} = \frac{\sqrt{2}}{T} \int_{t_1}^{t_1+T} v_{sa}^{012}(t) e^{-j(wt - \pi/2)} dt$$
(3)

 $V_{sa}^{012} = [V_{sa}^0 \quad V_{sa}^1 \quad V_{sa}^2]\Gamma$  is a column vector, with samples if zero, positive and negative with respect to voltage phasor. The subscript  $\Gamma$  stands for transpose operator. Whereas T stands for average value of voltage and current wave a form time period.

The voltage phasor are expressed as follows

$$V_{sa}^{0} = \left| V_{sa}^{0} \right| \angle V_{sa}^{0}$$

$$V_{sa}^{1} = \left| V_{sa}^{1} \right| \angle V_{sa}^{1}$$

$$V_{sa}^{2} = \left| V_{sa}^{2} \right| \angle V_{sa}^{2}$$
(4)

By considering above equations the fundamental zero sequence, positive sequence and negative sequence voltages have found.

$$V_{sa}^{0}(t) = \sqrt{2} |V_{sa}^{0}| \sin(\omega t + \angle V_{sa}^{0})$$

$$V_{sb}^{0}(t) = \sqrt{2} |V_{sa}^{0}| \sin(\omega t + \angle V_{sa}^{0})$$

$$V_{sb}^{0}(t) = \sqrt{2} |V_{sa}^{0}| \sin(\omega t + \angle V_{sa}^{0})$$

$$V_{sb}^{1}(t) = \sqrt{2} |V_{sa}^{1}| \sin(\omega t + \angle V_{sa}^{1})$$

$$V_{sb}^{1}(t) = \sqrt{2} |V_{sa}^{1}| \sin(\omega t - \frac{2\pi}{3} + \angle V_{sa}^{1})$$

$$V_{sb}^{1}(t) = \sqrt{2} |V_{sa}^{1}| \sin(\omega t + \frac{2\pi}{3} + \angle V_{sa}^{1})$$

$$V_{sb}^{2}(t) = \sqrt{2} |V_{sa}^{2}| \sin(\omega t + \angle V_{sa}^{2})$$

$$V_{sb}^{2}(t) = \sqrt{2} |V_{sa}^{2}| \sin(\omega t + \frac{2\pi}{3} + \angle V_{sa}^{2})$$

$$V_{sb}^{2}(t) = \sqrt{2} |V_{sa}^{2}| \sin(\omega t + \frac{2\pi}{3} + \angle V_{sa}^{2})$$

$$V_{sb}^{2}(t) = \sqrt{2} |V_{sa}^{2}| \sin(\omega t - \frac{2\pi}{3} + \angle V_{sa}^{2})$$

$$(7)$$

From Eqn. (5)-(7) its showing that calculation of zero sequence, positive sequence and negative sequence voltages only one phase synchronization is enough (say phase-a).

The objective of three phase four wire system here it is to provide balanced sinusoidal supply currents under unbalanced and distorted supply voltages these supply currents are after compensation assumed as  $i_{sa}^c$ ,  $i_{sb}^c$  and  $i_{sc}^c$  (here c-stands for compensated source currents) then the zero sequence current carried by the neutral wire is zero.

$$i_{sa}^{c} + i_{sb}^{c} + i_{sc}^{c} = 0$$
(8)

Net task is to control over power factor angle  $(\varphi^1)$  which angle between positive sequence voltage  $(v_{sa}^1)$  and positive sequence current  $(i_{sa}^1)$ .

From Eqn. (2) used to find the positive sequence voltage and current which are  $(v_{sa}^1, i_{sa}^1)$  because the angle between them is the power factor angle  $\varphi^1$  which is equivalent to angle between balanced supply voltages and reference currents. This can be found using instantaneous values of voltages and currents  $(v_{sa}, v_{sb}, v_{sc})$  and  $(i_{sa}, i_{sb}, i_{sc})$ . This power factor can be set to any desired value in this algorithm.

Assume instantaneous current  $i_{sa}^1$  lags that of instantaneous voltage  $v_{sa}^1$  by an angle  $\varphi^1$ 

$$\angle (v_{sa}^{1}(t)) = \angle (i_{sa}^{1}(t)) + \varphi^{1}$$

$$(9)$$

$$\angle \left\{ v_{sa} + av_{sb} + a^{2}v_{sc} \right\} = \angle \left\{ i_{sa}^{c} + ai_{sb}^{c} + a^{2}i_{sc}^{c} \right\} + \varphi^{1}$$

$$(10)$$

Substituting the values of *a* and *a<sup>2</sup>* in the above equation  $\left(v_{sa} - \frac{1}{2}v_{sb} - \frac{1}{2}v_{sc}\right) - j\frac{\sqrt{3}}{2}\left(v_{sb} - v_{sc}\right) = \left(i_{sa}^{c} - \frac{1}{2}i_{sb}^{c} - \frac{1}{2}i_{sc}^{c}\right) - j\frac{\sqrt{3}}{2}\left(i_{sb}^{c} - i_{sc}^{c}\right) + \varphi^{1}$ Equating the angles, we can write from the above equation

$$\tan^{-1}(K_1/K_2) = \tan^{-1}(K_3/K_4) + \varphi^1$$
(11)  
Where,

$$K_{1} = \frac{\sqrt{3}}{2} \left( v_{sb} - v_{sc} \right), K_{2} = v_{sa} - \frac{1}{2} v_{sb} - \frac{1}{2} v_{sc}, K_{3} = \frac{\sqrt{3}}{2} \left( i_{sb}^{c} - i_{sc}^{c} \right) \text{ and } K_{4} = i_{sa}^{c} - \frac{i_{sb}^{c}}{2} - \frac{i_{sc}^{c}}{2}$$
  
Taking tangent to both sides of (11) we get

Taking tangent to both sides of (11) we get.

$$\frac{K_1}{K_2} = \tan[\tan^{-1}(K_3/K_4) + \varphi^1] = \frac{K_3/K_4 + \tan\varphi^2}{1 - (K_3/K_4)\tan\varphi^1}$$

Substitute K1, K2, K3 and K4 in the above equation.

$$(v_{sb} - v_{sc} - 3\delta v_{sa})i_{sa}^{c} + (v_{sc} - v_{sa} - 3\delta v_{sb})i_{sb}^{c} + (v_{sa} - v_{sb} - 3\delta v_{sc})i_{sc}^{c} = 0$$

$$\text{Where } \delta \equiv \tan \varphi^{1}/\sqrt{3}$$

$$(12)$$

In the above equation (12), if we assume power factor angle is zero, supply of reactive power from the source is zero. Is this angle is non zero the source has to supply reactive power which is  $\delta$  times the instantaneous power.

1

In balanced circuit the instantaneous power is constant, but in unbalanced circuit it has double frequency component in addition to the dc value. Because of this harmonics the instantaneous power will be oscillating. So the objective of the compensator here is to supply oscillating component that is source has to supply average value of the load power.

$$v_{sa}i_{sa}^{c} + v_{sb}i_{sb}^{c} + v_{sc}i_{sc}^{c} = P_{lavg}$$
<sup>(13)</sup>

The source has to supply real power required by the load, because the load having harmonic component it does not required.

Since the harmonic component is the load does not require any real power, the source only supplies the real power required by the load.

Combining (8) and (13) will get

$$\begin{bmatrix} 1 & 1 & 1 & 1 \\ (v_{sb} - v_{sc} - 3\delta(v_{sa} - v_{sa}^{0})) & (v_{sc} - v_{sa} - 3\delta(v_{sb} - v_{sb}^{0})) & (v_{sa} - v_{sb} - 3\delta(v_{sc} - v_{sc}^{0})) \\ v_{sa} & v_{sb} & v_{sc} \end{bmatrix} \begin{bmatrix} i_{sa}^{C} \\ i_{sb}^{C} \\ i_{sc}^{C} \end{bmatrix} = \begin{bmatrix} 1 & 1 & 1 \\ (v_{sb} - v_{sc} - 3\delta(v_{sa} - v_{sa}^{0})) & (v_{sc} - v_{sa} - 3\delta(v_{sb} - v_{sb}^{0})) & (v_{sa} - v_{sb} - 3\delta(v_{sc} - v_{sc}^{0})) \\ v_{sa} & v_{sb} & v_{sc} \end{bmatrix} \Gamma \begin{bmatrix} 0 \\ 0 \\ P_{lavg} \end{bmatrix}$$
(14)

Where  $v_{sa}^{0}$  the zero sequence voltage is will present when the supply voltages are unbalanced, its zero under balanced supply voltages, in this case we have not assumed that the source voltages are balanced and sinusoidal. Apply KCL at PCC in Fig. 3.1 solve for reference filter currents

$$\sum_{j=abc} i_{sj}^* = i_{lj} - i_{sj}^c$$
(16)

Substituting Eqn. (15) in (16) and solve for reference filter currents will get

$$i_{fa}^{*} = i_{la} - \frac{(v_{sa} - v_{sa}^{0}) + \delta(v_{sb} - v_{sc})}{\Delta} (P_{lavg} + p_{dc}) i_{fb}^{*} = i_{lb} - \frac{(v_{sb} - v_{sa}^{0}) + \delta(v_{sc} - v_{sa})}{\Delta} (P_{lavg} + p_{dc}) i_{fc}^{*} = i_{lc} - \frac{(v_{sc} - v_{sa}^{0}) + \delta(v_{sa} - v_{sb})}{\Delta} (P_{lavg} + p_{dc})$$
(17)

Where  $\Delta = (v_{sa}^2 + v_{sb}^2 + v_{sc}^2) - 3(v_{sa}^0)^2$  if the load is balanced and  $\varphi^1$  is the same as of the phase of the load current, the compensator currents become zero

The following observations have made from the above algorithm they are as flows

1. No neutral current effect on the source currents after compensation according to the Eqn. (8)

- 2. User defined power factor is possible with this the source will supply load power at specified displacement power factor according to the Eqn. (12).
- 3. The source will supply only average load power according to the Eqn. (13)

Irrespective of the weather supply voltage unbalanced or distorted the above conditions meets always but the source currents are unbalanced and distorted under unbalanced distorted supply conditions. To remove this condition or limitations in the above algorithm positive sequence supply voltages are extracted using Eqn. (6) these voltages will be substituted in Eqn. (17) to generate reference compensator currents.

$$i_{fa}^{*} = i_{la} - \frac{(v_{sa}^{1}) + \delta(v_{sb}^{1} - v_{sc}^{1})}{\Delta} (P_{lavg} + P_{dc})$$

$$i_{fb}^{*} = i_{lb} - \frac{(v_{sb}^{1}) + \delta(v_{sc}^{1} - v_{sa}^{1})}{\Delta} (P_{lavg} + P_{dc})$$

$$i_{fc}^{*} = i_{lc} - \frac{(v_{sc}^{1}) + \delta(v_{sa}^{1} - v_{sb}^{1})}{\Delta} (P_{lavg} + P_{dc})$$
(18)

Where

 $\Delta = (v_{sa}^1)^2 + (v_{sb}^1)^2 + v(v_{sc}^1)^2)$ . Under unbalanced and distorted supply voltages this algorithms gives balanced source currents after compensation.

The objective here is to hold the average capacitors voltage i.e.  $\left(v_{c1} + v_{c2}\right)$  to a constant. That is equal to  $2V_{cref}$ , where  $V_{cref}$  is the reference voltage of each capacitor. We have  $v_{c_1} = \frac{1}{C_1} \int i_1 dt$  and  $v_{c_2} = \frac{1}{C_2} \int i_2 dt$ ,

(currents  $i_1$  and  $i_2$  are shown in Fig. 4.1,  $v_c = v_{c1} + v_{c2}$  gives a good indication of the deviation of the average voltage value of the capacitor current from zero. We thus choose a simple proportional plus integral (PI) controller of the form

$$P_{dc} = k_p \ e_c + k_i \int e_c \ dt \tag{19}$$

$$e_{c} = e_{c1} + e_{c2} = 2v_{cref} - (v_{c1} + v_{c2})$$
(20)

Where

$$e_{c1} = v_{cref} - v_{c1}, \quad e_{c2} = v_{cref} - v_{c2}$$
 (21)

The above algorithm gives balanced source currents after compensation irrespective of unbalanced and distorted supply voltages with non stiff source condition.

## IV. PWM HYSTERESIS CURRENT CONTROLLER

The linear current controller generates required variable voltage which is then fed into single or multiple pulsed width modulation (PWM) to generate the gate drives switching pulses for voltage source inverter (VSI). The non linear current controller's works on pre defined hysteresis band, in which the actual currents are compared with the reference compensator currents which are generated based on instantaneous symmetrical components theory under unbalanced and distorted source voltages, discussed in previous section. **4.1 Two-Level Hysteresis Current Controller** 



In conventional hysteresis current controller, the inverter output current is made to follow the reference current generated by the algorithm strictly with certain hysteresis band. Hysteresis current controller operates PWM voltage source inverter by comparing reference current with actual filter current in a pre defined hysteresis bands (upper and lower) shown in Fig. 4.1. The current error is difference between the desired (reference) current and the actual current generated by the inverter. The basic logic is as given below.

If the actual current in certain leg is greater than reference current plus hysteresis band (h/2) then it has to be decreased so the bottom switch has to be turned ON and top switch of the same leg has to be turned OFF at the same time. If the actual current is less than reference current minus hysteresis band (h/2) then it has to be increased so the bottom switch has to be turned OFF and top switch of same leg has to be turned ON at the same time. In this two level switching strategies does not use the inverter zero condition, it uses  $+2V_{dc}$  and  $-2V_{dc}$  only.

The variation of the switching frequency depends on the value of interface inductance, this variation of switching frequency influence the performance of current controlled VSI in terms of maximum switching frequency and harmonics.

#### 4.2 Three-Level Hysteresis Current Controller [2]

The implementations of a three level hysteresis current controller are set as upper and lower band. The reference current for this three level hysteresis controller are derived from positive sequence of supply voltage based on instantaneous symmetrical component theory discussed in the above section. When the actual current reaches to an outer hysteresis band, at that particular instant of time the inverter output is set to an active positive or negative output to force the reversal of actual current. Accordingly the actual current generated from theory of positive sequence extraction of instantaneous symmetrical component), at this time the inverter output is set to a zero condition and the actual current will be forced to reverse direction without reaching the next outer boundary. If the selection of a zero inverter output does not reverse the actual current, it will continue though the inner boundary to the next outer hysteresis boundary, at that time an opposite inverter output will be commanded and the current will reverse.

The switching process of three level hysteresis current controller as shown in Fig.4.2. The MATLAB program for phase-a switching is as follows.

```
if ierra>0
    if ierra>=(h)
    swa=1;
    end
elseif ierra<=del
    swa=0;
end
if ierra<0
    if ierra<=(-h)
    swa=2;
    end
elseif ierra>=(-del)
    swa=0;
end
If swa=1 implies that the switch state is +2V_{dc}
elseif swa=0 implies the switch state is zero
```

elseif swa=2 implies the switch state is  $-2V_{dc}$ 

Similarly for phase-b and phase-c switching functions can be performed for proper operation of three phase four wire VSI in current controlled mode. The three level hysteresis current controller frequency can be derived while considering three level switching



Fig. 4.2 Three-Level Hysteresis Current Controller

#### 4.3 State Space Model for VSI

The gating signal for switch  $S_1$  in Fig. 2.1 is represented by a binary variable  $S_a$ . If  $S_a = 1$ ,  $S_1$  is closed, and if  $S_a = 0$ ,  $S_1$  is open. A gating signal for  $S_4$  is the complementary signal that is if  $\overline{S}_a = 0$ ,  $S_4$  is open, and if  $\overline{S}_a = 1$ ,  $S_4$  is close. Similarly  $S_b$ ,  $\overline{S}_b$ ,  $S_c$ ,  $\overline{S}_c$ , and represent gating signals for switches  $S_3$ ,  $S_6$ ,  $S_5$  and  $S_2$  respectively. The switches of the inverter will be operated by generating switching signals to most positive group and most negative group in complementary form such that in each leg one of the switches is always gated. Accordingly by operating the switches the input currents to the inverter  $i_1$  and  $i_2$  are derived from Fig. 3.3.

$$i_1 = S_a i_{fa} + S_b i_{fb} + S_c i_{fc}$$
(4.1)

$$i_2 = \overline{S}_a i_{fa} + \overline{S}_b i_{fb} + \overline{S}_c i_{fc}$$

$$(4.2)$$

The voltage source inverter configuration of switches  $s_1$  to  $s_6$  is operated in the three level hysteresis current control mode. When the filter current  $i_{fa}$  touches the pre-calculated lower limit of hysteresis band, switch  $S_1$  is closed. When the filter current reaches to the inner band which is reference current generated usig contol theory, the switch  $S_1$  is opens and zero state will be applied. If the selection of a zero inverter output does not reverse the actual current, it will continue though the inner boundary to the next outer hysteresis boundary which  $S_4$ , will closes, at that time an opposite inverter output will be commanded and the current will reverse. The equivalent circuit for this mode is shown in Fig 4.3.



Fig. 4.3 Equivalent circuit for phase a when is on and is off. Applying KVL around the loop we get

$$\frac{di_{fa}}{dt} = -\frac{R_f + R_S}{L_f + L_S}i_{fa} + \frac{v_{c_1}}{L_f + L_S} - \frac{v_{sa}}{L_f + L_S}$$
(4.3)

Similarly if the current hits a pre-calculated upper limit, switch is opened and is closed. From an equivalent circuit similar to Fig. 4.2, we can write,

$$\frac{di_{fa}}{dt} = -\frac{R_f + R_s}{L_f + L_s} i_{fa} - \frac{v_{c_2}}{L_f + L_s} - \frac{v_{sa}}{L_f + L_s}$$
(4.4)

From equation (4.3) and (4.4) combined to get the following equation.

$$\frac{di_{fa}}{dt} = -\frac{R_f + R_S}{L_f + L_S}i_{fa} + S_a \frac{v_{c_1}}{L_f + L_S} - \overline{S}_a \frac{v_{c_2}}{L_f + L_S} - \frac{v_{sa}}{L_f + L_S}$$
(4.5)

Similarly for phase's b and c, we have,

$$\frac{di_{fb}}{dt} = -\frac{R_f + R_s}{L_f + L_s}i_{fb} + S_b \frac{v_{c_1}}{L_f + L_s} - \overline{S}_b \frac{v_{c_2}}{L_f + L_s} - \frac{v_{sb}}{L_f + L_s}$$
(4.6)

$$\frac{di_{fc}}{dt} = -\frac{R_f + R_s}{L_f + L_s}i_{fc} + S_c \frac{v_{c_1}}{L_f + L_s} - \overline{S}_c \frac{v_{c_2}}{L_f + L_s} - \frac{v_{sc}}{L_f + L_s}$$
(4.7)

In Fig. 4.3 the switch can be closed and opened or vice versa. In each case KCL can be applied at nodes 1 and 2, and KVL can be applied around the loop of the closed switch. The resulting equations can be combined with the help of (4.1) and (4.2) and binary variables and to obtain the following, assuming

$$\frac{dv_{c_i}}{dt} = -S_a \frac{i_{fa}}{C} - S_b \frac{i_{fb}}{C} - S_c \frac{i_{fc}}{C} 
\frac{dv_{c_2}}{dt} = -\overline{S_a} \frac{i_{fa}}{C} - \overline{S_b} \frac{i_{fb}}{C} - \overline{S_c} \frac{i_{fc}}{C}$$
(4.8)

$$\frac{d_{vdc0}}{dt} = 0 \tag{4.9}$$

We obtain the following state space model

$$\dot{x} = Ax + Bu$$
(4.10)
Where  $\frac{d}{dt} \begin{bmatrix} x_1 \\ x_2 \end{bmatrix} = \begin{bmatrix} A_{11} & A_{12} \\ A_{21} & A_{22} \end{bmatrix} \begin{bmatrix} x_1 \\ x_2 \end{bmatrix} + \begin{bmatrix} B_1 \\ B_2 \end{bmatrix} u \quad x_1 = \begin{bmatrix} i_{fa} & i_{fb} & i_{fc} \end{bmatrix}^{\Gamma} \quad x_2 = \begin{bmatrix} v_{c1} & v_{c2} & v_{dc0} \end{bmatrix}^{\Gamma}$ 
,
$$(5a) = \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} & a_{c2} & a_{c2} & a_{c2} & a_{c2} & a_{c2} \end{bmatrix} \begin{bmatrix} a_{c1} & a_{c2} &$$

$$u = [v_{Sa} \quad v_{sb} \quad v_{sc}]^{t}$$

$$A_{11} = \begin{bmatrix} -\frac{k_{f} + k_{s}}{L_{f} + L_{s}} & 0 & 0 \\ 0 & -\frac{k_{f} + k_{s}}{L_{f} + L_{s}} & 0 \\ 0 & 0 & -\frac{k_{f} + k_{s}}{L_{f} + L_{s}} \end{bmatrix}$$

$$A_{12} = \begin{bmatrix} \frac{u_{a}}{L_{f} + L_{s}} & \frac{u_{a}}{L_{f} + L_{s}} & 0 \\ \frac{s_{b}}{L_{f} + L_{s}} & \frac{-s_{b}}{L_{f} + L_{s}} & 0 \\ \frac{s_{c}}{L_{f} + L_{s}} & \frac{-s_{c}}{L_{f} + L_{s}} & 0 \end{bmatrix}$$

$$A_{21} = \begin{bmatrix} \frac{-S_a}{C} & \frac{-S_b}{C} & \frac{-S_c}{C} \\ \frac{S_a}{C} & \frac{S_b}{C} & \frac{S_c}{C} \\ 0 & 0 & 0 \\ \end{array} \end{bmatrix}, B_1 = \begin{bmatrix} -\frac{1}{L_f} & 0 & 0 \\ 0 & -\frac{1}{L_f} & 0 \\ 0 & 0 & -\frac{1}{L_f} \end{bmatrix} A_{22} = \begin{bmatrix} 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \end{bmatrix}, B_2 = \begin{bmatrix} 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \end{bmatrix}$$

## V. SIMULATION RESULTS AND ANALYSIS

To understand the actual compensator, a neutral clamped 3-phase, 4-wire voltage source inverter is chosen and simulated in MAT Lab environment [14], shown in Fig.2.1. The load and the compensator are connected at the point of common coupling (PCC). The voltage source inverter is consisting of six IGBT switches each with anti parallel diodes which allow the flow of current in both the directions. The middle point of the two capacitors is connected to the neutral of the load. The midpoint of the inverter legs are connected to the PCC through interface inductor. A small resistance is considered which interface inductor resistance. The system parameters for the simulation studies are given in Table 1.

System parameters Value  $V_{sa} = 340\sin(100\pi t)V$ Source voltage  $V_{sb} = 391\sin(100\pi t - 120^{\circ}) + 117.3\sin(300\pi t + 30^{\circ})V$  $V_{sc} = 272\sin(100\pi t + 120^{\circ}) + 81\sin(300\pi t - 30^{\circ})V$ 50 Hz System frequency DC capacitors 2000 micro farads Inter face inductors  $L_f = 15mH$ Inter face resistance  $R_f = 2\Omega$ Kp=15, Ki= 2 PI controller gain Reference voltage  $V_{dcref} = 500V$  $Z_a = 17.32 + j10,$ Unbalanced load parameters  $Z_{h} = 15 + j25.98$  $Z_c = 43.46 + j11.64\Omega$ Three phase diode rectifier with R= 600ohms, Non linear load L = 0.1 H

| TABLE I System Parameters for Simulation | on Studies |  |
|------------------------------------------|------------|--|
|------------------------------------------|------------|--|







In section 4 explained state space model of three level hysteresis current controllers. According to the Fig. 4.1 and 4.2, in the three levels HCC the compensator can use positive, negative and zero level of the inverter output. Due to this zero level switching, the variation of voltage across two capacitors is reduces which is shown in Fig. 5.3. The voltage variation across two capacitors in two level shown in Fig. 5.2. In this it is clearly shown that, under two level HCC voltage variations is more, whereas in three level voltages variation reduces considerably.

#### 4.4 Transient performance of DC link Voltage controller in two levels HCC



Fig. 5.4 DC link voltage variation in two level HCC , Fig. 5.5 Source current after compensation in two levels HCC under transient condition.

#### 5.2 Transient performance of DC link Voltage controller in three levels HCC

The Eqn. (19) is used to generate DC load power including losses in the inverter. While maintaining this dc load power constant using PI controller under three level HCC, it is possible to maintain the capacitor voltage also constant. From the Fig. 5.6 it is observed that, initially the compensator is operated under steady state conditions. At t = 0.03 sec, load is suddenly reduced to half of it is original. Due to sudden reduction of load, power consumed by the load reduces and the capacitors absorb surplus power supplied by the source. Because of this surplus power the capacitor voltages will increases above the reference value. Using PI controller gain, the variation in the capacitor voltages will come back to it is reference value at t = 0.04 sec. After few cycles at t = 0.65 sec the load switches back to it is full load. At this point of time, load requires high amount of power and this power will be supplied from the capacitors due to which capacitor voltage will fall down. Again the PI controller action starts and brings the voltage variation in the capacitor to it is reference value within few cycles. From fig. 5.7 it is observed that the source current changes with respect to the load and the source current magnitude increases to it is original value at t = 0.065 sec

DSTATCOM Control using 2-HCC and 3-HCC under Transient Conditions



ig. 5.6 DC link voltage variation in three level three levels

Fig. 5.7 Source current after compensation in HCC under transient condition.

## VII. CONCLUSION

This paper presents a state space model for three phase four wire systems with non stiff source. A control algorithm has proposed to compensate AC and DC components under unbalanced non linear loads. Initially a fixed unbalanced load will be considered in three phases along with non linear load. It is observed that after compensation the source currents are balanced and in phase with source voltage. The source currents observed balanced even after increasing the load in all three phases. A two level and three level hysteresis current controller has been used to generate switching commands for inverter switches.

#### BIOGRAPHIES



K.Srinivas received the B.E. degree in electrical and electronics engineering from Chithanya Bharathi Institutue of Technology and Science, Hyderabad, Osmania University, Hyderabad, India, in 2002, the M.Tech. Degree in power systems and Power Electronics from the Indian Institute of Technology, Madras, Chennai, in 2005, pursuing Ph.D from Jawaharlal Nehru Technological University Hyderabad. Currently, he is an Assistant Professor in Electrical and Electronics Engineering Department, Jawaharlal Nehru Technological University Hyderabad College of Engineering Karimanagar. His fields of war guality and power electronics approach in power systems

interest include power quality and power-electronics control in power systems.



S.S.Tulasi Ram received the B.Tech, M Tech and Ph.D Degrees in electrical and electronics engineering from Jawaharlal Nehru Technological University Hyderabad India, in 1979, 1981 and 1991rescpectively. Currently, he is a Professor in Electrical and Electronics Engineering Department, Jawaharlal Nehru Technological University Hyderabad College of Engineering Kukatpally, Hyderabad. His fields of interest include HVDC Transmission systems, Power system dynamics, Power Quality in power electronics, Smart energy management.

#### REFERENCES

- [1]. M. Bollen, Understanding Power Quality Problems: Voltage Sags and Interruptions. New York: IEEE Press, 1999.
- [2]. Karuppanan P, Saswat Kumar Ram and KamalaKanta mahapatra "Three level Hysteresis current controller based Active power filter for harmonic compensation, Proceedings of ICETECT 2011, pp 407-412.
- [3]. B. Singh, K. Al-Hadded and A. Chandra, "A review of active filters for power quality improvements," IEEE Trans. Industrial Electronics, Vol. 46, No. 5, Oct. 1998, pp. 960-971.
- [4]. Arindam Ghosh, SMIEEE and Avinash Joshi, "A new approach to load balancing and power factor correction in power distribution system". IEEE Transactions on power Delivery, 2000, pp 417-422.
- [5]. K.srinivas, Dr S S Tulasi Ram" A Control Algorithm of Power Factor Correction for single phase shunt active power filter under distorted supply voltages/currents" IJAREIE, Vol. 3, Issue 2, February 2014.
- [6]. K.srinivas, Dr S S Tulasi Ram" A Three Phase Four Wire Shunt Active Power Filter Control Algorithm" IJACR, Vol. 4, Issue 14, March 2014.
- [7]. under Unbalanced and Distorted Supply Voltage
- [8]. HIROFUMI AKAGI, YOSHIHIRA KANAZAWA, and AKIRA NABE, "Instantaneous Reactive Power Compensators Comprising Switching Devises without Energy Storage Components." IEEE Trans, Industry Applications, Vol. IA-20, No. 3, pp. 625-630, 1984.

- [9]. Andrea Cavallini and Gian Carlo Montanari, "Compensation Strategies for Shunt Active-Filter Control." IEEE Trans, On Power Electronics, Vol. 9, NO. 6, November 1994.
- [10]. Fag Zheng Peng, and Jih-Sheng Lai, "Generalized Instantaneous Reactive Power Theory for Three-Phase Power Systems." IEEE Trans, On Instrumentation and Measurement, Vol. 45, No. 1, February 1996.
- [11]. Linash P. K. and Mahesh K. M., A control algorithm for single-phase active power filter under non-stiff voltage source, IEEE Trans. on Power Electronics, May 2006, Vol. 21, No. 3. pp. 822-825.
- [12]. H. Akagi and R. Kondo, "A transformer less hybrid active filter using a three-level pulse width modulation (PWM) converter for a medium- voltage motor drive," IEEE Trans. Power Electron., vol. 25, no. 6, pp. 1365–1374, Jun. 2010.
- [13]. A. Nabae, S. Ogasawara and H. Akagi, "A novel control scheme for current-controlled PWM inverters," IEEE Trans. on Industrial Application, Vol. IA-22, No. 4, Julu/Aug. 1986, pp. 697-701
- [14]. Mahesh, K. M. and K. Karthikeyan (2006) A study on design and dynamics of voltage source inverter in current control mode to compensate unbalance and non-linear loads. Proceedings of IEEE International Conference on Power Electronics, Drives and Energy Systems for Industrial Growth, New Delhi, December, 1-8.
- [15]. U. K. Rao, M. K. Mishra, and A. Ghosh, "Control strategies for load compensation using instantaneous symmetrical component theory under different supply voltages," IEEE Trans. Power Del., vol. 23, no. 4, pp. 2310–2317, Oct. 2008.
- [16]. A. Sahoo and T. Thyagarajan, "Modeling of facts and custom powerdevices in distribution network to improve power quality," in Proc. Int. Conf. Power Syst., 2009, pp. 1–7.
- [17]. Arya, S.R.; Singh, B.Generation, Transmission & Distribution, IET, Implementation of distribution static compensator for power quality enhancement using learning vector quantisation, Generation, Transmission & Distribution, IET, Jan 2014, Vol. 7, No. 11. pp. 1244-1252.
- [18]. Thanh Hai Nguyen ; Dong-Choon Lee ; Chan-Ki Kim , A Series-Connected Topology of a Diode Rectifier and a Voltage-Source Converter for an HVDC Transmission System, IEEE Trans. on Power Electronics, Jan 2014, Vol. 29, No. 4. pp. 1579- 1584.
- [19]. Mahesh K. Mishra and K. Karthikeyan. A three-phase DSTATCOM compensating ac and dc loads with fast dynamic response. IEEE Canadian Conference on Electrical and Computer Engineering (CCECE), Ontario, Canada, May, 2008.s